Custom Search
 


Stanford engineers have created a four-layer prototype high-rise chip. In this representation, the bottom and top layers are logic transistors. Sandwiched between them are two layers of memory. Graphic:Max Shulaker
 
 
Stanford team led by Indian professor, Subhasish Mitra, combines logic, memory to build a 'high-rise' chip

They are  building layers of logic and memory into skyscraper chips that are smaller, faster, cheaper – and taller.
BY Tom Abate (StanfordUniversity News)
December  27, 2014: For decades, the mantra of electronics has been smaller, faster, cheaper. Now, Stanford University  engineers are  adding  a fourth word – taller.
At a conference in San Francisco last week, a Stanford team revealed how to build high-rise chips that could leapfrog the performance of the single-story logic and memory chips on today's circuit cards.
Those circuit cards are like busy cities in which logic chips compute and memory chips store data. But when the computer gets busy, the wires connecting logic and memory can get jammed.
The Stanford approach would end these jams by building layers of logic atop layers of memory to create a tightly interconnected high-rise chip. Many thousands of nanoscale electronic "elevators" would move data between the layers much faster, using less electricity, than the bottleneck-prone wires connecting single-story logic and memory chips today.
The work is led by Subhasish Mitra, a Stanford associate professor of electrical engineering and of computer science, and H.-S. Philip Wong, the Williard R. and Inez Kerr Bell Professor in Stanford's School of Engineering. They described their new high-rise chip architecture in a paper being presented at the IEEE International Electron Devices Meeting, December 15-17.

The researchers' innovation leverages three breakthroughs.
The first is a new technology for creating transistors, those tiny gates that switch electricity on and off to create digital zeroes and ones. The second is a new type of computer memory that lends itself to multi-story fabrication. The third is a technique to build these new logic and memory technologies into high-rise structures in a radically different way than previous efforts to stack chips.
"This research is at an early stage, but our design and fabrication techniques are scalable," Mitra said. "With further development this architecture could lead to computing performance that is much, much greater than anything available today."
Wong said the prototype chip unveiled at IEDM shows how to put logic and memory together into three-dimensional structures that can be mass-produced.
"Paradigm shift is an overused concept, but here it is appropriate," Wong said. "With this new architecture, electronics manufacturers could put the power of a supercomputer in your hand."

Silicon heat
Engineers have been making silicon chips for decades, but the heat emanating from phones and laptops is evidence of a problem. Even when they are switched off, some electricity leaks out of silicon transistors. Users feel that as heat. But at a system level, the leakage drains batteries and wastes electricity.
Researchers have been trying to solve this major problem by creating carbon nanotubes – or CNT – transistors. They are so slender that nearly 2 billion CNTs could fit within a human hair. CNTs should leak less electricity than silicon because their tiny diameters are easier to pinch shut.
Mitra and Wong  presented a second paper at the conference showing how their team made some of the highest performance CNT transistors ever built.
They did this by solving a big hurdle: packing enough CNTs into a small enough area to make a useful chip.
Until now the standard process used to grow CNTs did not create a sufficient density of these tubes. The Stanford engineers solved this problem by developing an ingenious technique.
They started by growing CNTs the standard way, on round quartz wafers. Then they added their trick. They created what amounts to a metal film that acts like a tape. Using this adhesive process they lifted an entire crop of CNTs off the quartz growth medium and placed it onto a silicon wafer.
This silicon wafer became the foundation of their high-rise chip.
But first they had to fabricate a CNT layer with sufficient density to make a high-performance logic device. So they went though this process 13 times, growing a crop of CNTs on the quartz wafer, and then using their transfer technique to lift and deposit these CNTs onto the silicon wafer.
Using this elegant technological fix, they achieved some of the highest density, highest performance CNTs ever made – especially given that they did this in an academic lab with less sophisticated equipment than a commercial fabrication plant.|
Moreover, the Stanford team showed that they could perform this technique on more than one layer of logic as they created their high-rise chip.

What about the memory?
Creating high-performance layers of CNT transistors was only part of their innovation. Just as important was their ability to build a new type of memory directly atop each layer of CNTs.
Wong is a world leader in this new memory technology, which he unveiled at last year's IEDM conference.
Unlike today's memory chips, this new storage technology is not based on silicon.
Instead, the Stanford team fabricated memory using titanium nitride, hafnium oxide and platinum. This formed a metal/oxide/metal sandwich. Applying electricity to this three-metal sandwich one way causes it to resist the flow of electricity. Reversing the electric jolt causes the structure to conduct electricity again.
The change from resistive to conductive states is how this new memory technology creates digital zeroes and ones. The change in conductive states also explains its name: resistive random access memory, or RRAM.
Wong designed RRAM to use less energy than current memory, leading to prolonged battery life in mobile devices.
Inventing this new memory technology was also the key to creating the high-rise chip because RRAM can be made at much lower temperatures than silicon memory.

Interconnected layers
Max Shulaker and Tony Wu, Stanford graduate students in electrical engineering, created the techniques behind the four-story high-rise chip unveiled at the conference.
Everything hinged on the low-heat process for making RRAM and CNTs, which enabled them to fabricate each layer of memory directly atop each layer of CNT logic. While making each memory layer, they were able to drill thousands of interconnections into the logic layer below.
This multiplicity of connections is what enables the high-rise chip to avoid the traffic jams on conventional circuit cards.
There is no way to tightly interconnect layers using today's conventional silicon-based logic and memory. That's because it takes so much heat to build a layer of silicon memory – about 1,000 degrees Celsius – that any attempt to do so would melt the logic below.
Previous efforts to stack silicon chips could save space but not avoid the digital traffic jams. That's because each layer would have to be built separately and connected by wires – which would still be prone to traffic jams, unlike the nanoscale elevators in the Stanford design.
This work was also done in collaboration with Professors Krishna Saraswat and Yoshio Nishi of Stanford University.  (Source: Stanford News)
_____________________________________________________________________________________________________________________________________
Professor Subhasish Mitra directs the Robust Systems Group in the Department of Electrical Engineering and the Department of Computer Science of Stanford University, where he is the Chambers Faculty Scholar of Engineering. Prior to joining Stanford, he was a Principal Engineer at Intel Corporation. He received Ph.D. in Electrical Engineering from Stanford University. 
Prof. Mitra's research interests include robust system design, VLSI design, CAD, validation and test, emerging nanotechnologies, and emerging neuroscience applications.  
His work on carbon nanotube imperfection-immune digital VLSI, jointly with his students and collaborators, resulted in the demonstration of the first carbon nanotube computer, and it was featured on the cover of NATURE. The National Science Foundation (NSF) presented this work as a Research Highlight to the United States Congress, and it also was highlighted as "an important, scientific breakthrough" by the BBC, Economist, EE Times, IEEE Spectrum, MIT Technology Review, National Public Radio, New York Times, Scientific American, Time, Wall Street Journal, Washington Post, and numerous other organizations worldwide.
Prof. Mitra's honors include the Presidential Early Career Award for Scientists and Engineers from the White House, the highest United States honor for early-career outstanding scientists and engineers, ACM SIGDA/IEEE CEDA A. Richard Newton Technical Impact Award in Electronic Design Automation, which honors an outstanding technical contribution published at least 10 years before the presentation of the award, and the Intel Achievement Award, Intel’s highest corporate honor.  
Prof. Mitra has served on numerous conference committees and journal editorial boards. He served on the Defense Advanced Research Projects Agency's (DARPA) Information Science and Technology (ISAT) Board as an invited member. He is a Fellow of the ACM and the IEEE.

_________________________________________________________________________________________________________________________________
 




    


Post Your Comments Now
       
  Name  
  Email  
  Comment  
     
     
       
       
     
Stanford team led by Indian professor, Subhasish Mitra, combines logic, memory to build a 'high-rise' chip
by Petro on October  22,  2015
  "Les agradezco mucho su gnsreoeidad con esta pe1gina, con a ayuda de un amiguito he podido traducirla y es por esta razf3n que recie9n estoy enviando mi mensaje de gratitud par uds, no saben lo feledz que estoy porque es esta mi mayor distraccif3n, amo el punto de cruz y uyds. me han proporcionado maravillas que yo quereda y no teneda. mil gracias"